diff options
author | Ian Moffett <ian@osmora.org> | 2025-09-20 15:36:43 -0400 |
---|---|---|
committer | Ian Moffett <ian@osmora.org> | 2025-09-20 15:36:43 -0400 |
commit | 4d34c53e0691888632a64c89ce2024a7d4134a12 (patch) | |
tree | fd73029163b3fb99ae6e6e26b8dfa56ed874d548 /src/sys/include | |
parent | 1a6c982dc7aebbd14b7966170c3847c1792991db (diff) |
kern: pci: Handle base address registers (BARs)
This commit handles base address registers by storing them in a bar
array within the PCI device structure. We also introduced a helper
header to perform operations with BARs such as getting the length of
their underlying region
Signed-off-by: Ian Moffett <ian@osmora.org>
Diffstat (limited to 'src/sys/include')
-rw-r--r-- | src/sys/include/io/pci/bar.h | 71 | ||||
-rw-r--r-- | src/sys/include/io/pci/pci.h | 2 |
2 files changed, 73 insertions, 0 deletions
diff --git a/src/sys/include/io/pci/bar.h b/src/sys/include/io/pci/bar.h new file mode 100644 index 0000000..6bb4367 --- /dev/null +++ b/src/sys/include/io/pci/bar.h @@ -0,0 +1,71 @@ +/* + * Copyright (c) 2025 Ian Marco Moffett and L5 engineers + * All rights reserved. + * + * Redistribution and use in source and binary forms, with or without + * modification, are permitted provided that the following conditions are met: + * + * 1. Redistributions of source code must retain the above copyright notice, + * this list of conditions and the following disclaimer. + * 2. Redistributions in binary form must reproduce the above copyright + * notice, this list of conditions and the following disclaimer in the + * documentation and/or other materials provided with the distribution. + * 3. Neither the name of the project nor the names of its + * contributors may be used to endorse or promote products derived from + * this software without specific prior written permission. + * + * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" + * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE + * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE + * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE + * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR + * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF + * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS + * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN + * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) + * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE + * POSSIBILITY OF SUCH DAMAGE. + */ + +#ifndef _PCI_BAR_H_ +#define _PCI_BAR_H_ 1 + +#include <sys/types.h> +#include <sys/cdefs.h> +#include <io/pci/pci.h> +#include <io/pci/cam.h> + +/* + * Convert a BAR number to BAR register offset + * + * @bar: Bar number + * + * Returns a register offset of the desired BAR on success, + * otherwise a value of 0 to indicate failure + */ +__always_inline static inline uint8_t +pci_get_barreg(uint8_t bar) +{ + switch (bar) { + case 0: return PCIREG_BAR0; + case 1: return PCIREG_BAR1; + case 2: return PCIREG_BAR2; + case 3: return PCIREG_BAR3; + case 4: return PCIREG_BAR4; + case 5: return PCIREG_BAR5; + default: return 0; + } +} + +/* + * Get the number of bytes a BAR region covers + * + * @dev: Device of BAR to check + * @bar: BAR number of BAR to check + * + * Returns the number of bytes the BAR region spans on success, + * otherwise a less than zero value on failure. + */ +ssize_t pci_bar_size(struct pci_device *dev, uint8_t bar); + +#endif /* !_PCI_BAR_H_ */ diff --git a/src/sys/include/io/pci/pci.h b/src/sys/include/io/pci/pci.h index 9184c00..fedb0d5 100644 --- a/src/sys/include/io/pci/pci.h +++ b/src/sys/include/io/pci/pci.h @@ -62,6 +62,7 @@ typedef uint32_t pcival_t; * @func: Function number of device * @vendor: Vendor ID * @device: Device ID + * @bar: Base address registers */ struct pci_device { uint16_t bus; @@ -71,6 +72,7 @@ struct pci_device { uint8_t subclass; uint16_t vendor; uint16_t device; + uint32_t bar[6]; TAILQ_ENTRY(pci_device) link; }; |